# 18-Mbit (512 K × 32) Pipelined SRAM #### **Features** - Supports bus operation up to 166 MHz - Available speed grades are 166 MHz - Registered inputs and outputs for pipelined operation - 3.3 V core power supply - 2.5 V or 3.3 V I/O power supply - Fast clock-to-output times □ 3.4 ns (for 166 MHz device) - Provides high performance 3-1-1-1 access rate - User selectable burst counter supporting Intel Pentium<sup>®</sup> interleaved or linear burst sequences - Separate processor and controller address strobes - Synchronous self-timed write - Asynchronous output enable - Single cycle chip deselect - CY7C1384D is available in JEDEC-standard Pb-free 100-pin TQFP - ZZ sleep mode option #### **Functional Description** The CY7C1384D SRAM integrates 524,288 × 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive edge triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining chip\_enable ( $\overline{CE}_1$ ), depth-expansion chip enables ( $\overline{CE}_2$ and $\overline{CE}_3$ ), burst control inputs ( $\overline{ADSC}$ , $\overline{ADSP}$ , and $\overline{ADV}$ ), write enables ( $\overline{BW}_X$ , and $\overline{BWE}$ ), and global write ( $\overline{GW}$ ). Asynchronous inputs include the output enable ( $\overline{OE}$ ) and the ZZ pin. Addresses and chip enables are registered at rising edge of clock when address strobe processor ( $\overline{ADSP}$ ) or address strobe controller ( $\overline{ADSC}$ ) are active. Subsequent burst addresses can be internally generated as they are controlled by the advance pin ( $\overline{ADV}$ ). Address, data inputs, and write controls are registered on-chip to initiate a self-timed write cycle. This part supports byte write operations (see Truth Table on page 7 for further details). Write cycles can be one to two or four bytes wide as controlled by the byte write control inputs. GW when active LOW causes all bytes to be written. The CY7C1384D operates from a +3.3 V core power supply while all outputs operate with a +2.5 or +3.3 V power supply. All inputs and outputs are JEDEC-standard and JESD8-5-compatible. For a complete list of related documentation, click here. #### **Selection Guide** | Description | 166 MHz | Unit | |------------------------------|---------|------| | Maximum Access Time | 3.4 | ns | | Maximum Operating Current | 275 | mA | | Maximum CMOS Standby Current | 70 | mA | ## Logic Block Diagram - CY7C1384D ### Contents | Pin Configurations | 4 | |-----------------------------------------|----| | Functional Overview | | | Single Read Accesses | 5 | | Single Write Accesses Initiated by ADSP | | | Single Write Accesses Initiated by ADSC | | | Burst Sequences | | | Sleep Mode | | | Interleaved Burst Address Table | | | (MODE = Floating or VDD) | 6 | | Linear Burst Address Table (MODE = GND) | | | ZZ Mode Electrical Characteristics | 6 | | Truth Table | 7 | | Truth Table for Read/Write | | | Maximum Ratings | 9 | | Operating Range | 9 | | Electrical Characteristics | 9 | | Capacitance | 10 | | Thormal Posistance | | | AC Test Loads and Waveforms | 10 | |-----------------------------------------|----| | Switching Characteristics | 11 | | Switching Waveforms | | | Ordering Information | 16 | | Ordering Code Definitions | 16 | | Package Diagrams | 17 | | Acronyms | | | Document Conventions | 18 | | Units of Measure | 18 | | Document History Page | 19 | | Sales, Solutions, and Legal Information | 20 | | Worldwide Sales and Design Support | 20 | | Products | 20 | | PSoC® Solutions | 20 | | Cypress Developer Community | 20 | | Technical Support | | ### **Pin Configurations** Figure 1. 100-pin TQFP (14 $\times$ 20 $\times$ 1.4 mm) pinout (3 Chip Enable) CY7C1384D (512 K $\times$ 32) #### Functional Overview All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CO}$ ) is 3.4 ns (166 MHz device). CY7C1384D supports secondary cache in systems using a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence suits processors that use a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the processor address strobe (ADSP) or the controller address strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. $\underline{\mathsf{Byte}}$ write operations are qualified with the byte write enable $(\underline{\mathsf{BWE}})$ and byte write select $(\overline{\mathsf{BW}}_X)$ inputs. A global write enable $(\overline{\mathsf{GW}})$ overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous chip selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output tri-state control. ADSP is ignored if $\overline{CE}_1$ is HIGH. #### **Single Read Accesses** This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) $\overline{CE}_1$ , $CE_2$ , $\overline{CE}_3$ are all asserted active, and (3) the write signals (GW, BWE) are all deserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs (A) is stored into the address advancement logic and the address register while being presented to the memory array. The corresponding data is enabled to propagate to the input of the output registers. At the rising edge of the next clock, the data is enabled to propagate through the output register and onto the data bus within 3.4 ns (166 MHz device) if OE is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state; its outputs are always tri-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output tri-states immediately. #### Single Write Accesses Initiated by ADSP This access is initiated when both the following conditions are satisfied at clock rise: (1) $\overline{ADSP}$ is asserted LOW and (2) $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are all asserted active. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The write signals $(\overline{GW}, \overline{BWE}, \text{ and } \overline{BW}_X)$ and $\overline{ADV}$ inputs are ignored during this first cycle. ADSP triggered write accesses require two clock cycles to complete. If $\overline{GW}$ is asserted LOW on the second clock rise, the data presented to the DQs inputs is written into the corresponding address location in the memory $\underline{array}$ . If $\underline{GW}$ is HIGH, then the write operation is controlled by $\underline{BWE}$ and $\underline{BW}_X$ signals. CY7C1384D provides byte write capability that is described in the write cycle descriptions table. Asserting the byte write enable input (BWE) with the selected byte write (BW $_{\rm X}$ ) input, selectively writes to only the desired bytes. Bytes not selected during a byte write operation remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. CY7C1384D is a common I/O device, the output enable $(\overline{OE})$ must be deserted HIGH before presenting data to the DQs inputs. Doing so tri-states the output drivers. As a safety precaution, DQs are automatically tri-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . ### Single Write Accesses Initiated by ADSC $\overline{\text{ADSC}}$ write accesses are initiated when the following conditions are satisfied: (1) $\overline{\text{ADSC}}$ is asserted LOW, (2) $\overline{\text{ADSP}}$ is deserted HIGH, (3) $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ are all asserted active, and (4) the appropriate combination of the write inputs ( $\overline{\text{GW}}$ , $\overline{\text{BWE}}$ , and $\overline{\text{BW}}_X$ ) are asserted active to conduct a write to the desired byte(s). $\overline{\text{ADSC}}$ -triggered Write accesses require a single clock cycle to complete. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The $\overline{\text{ADV}}$ input is ignored during this cycle. If a global write is conducted, the data presented to the DQs is written into the corresponding address location in the memory core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. CY7C1384D is a common I/O device, the output enable $(\overline{OE})$ must be deserted HIGH before presenting data to the DQs inputs. Doing so tri-states the output drivers. As a safety precaution, DQs are automatically tri-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . #### **Burst Sequences** CY7C1384D provides a two-bit wraparound counter, fed by A1:A0, that implements an interleaved or a linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Asserting ADV LOW at clock rise automatically increments the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. ### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation sleep mode. Two clock cycles are required to enter into or exit from this sleep mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the sleep mode are not considered valid nor is the completion of the operation guaranteed. The <u>device must be deselected prior</u> to entering the sleep mode. $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ , $\overline{ADSP}$ , and $\overline{ADSC}$ must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. # Interleaved Burst Address Table (MODE = Floating or VDD) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### **Linear Burst Address Table (MODE = GND)** | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|-----------------------------------|---------------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 80 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2 V | 2t <sub>CYC</sub> | _ | ns | | t <sub>ZZI</sub> | ZZ Active to sleep current | This parameter is sampled | _ | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | - | ns | ### **Truth Table** The Truth Table for this data sheet follows. [1, 2, 3, 4, 5] | Operation | Address Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | ŌĒ | CLK | DQ | |-----------------------------|--------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Deselect Cycle, Power Down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L–H | Tri-state | | Deselect Cycle, Power Down | None | L | L | Х | L | L | Х | Х | Х | Х | L–H | Tri-state | | Deselect Cycle, Power Down | None | L | Х | Н | L | L | Х | Х | Х | Х | L–H | Tri-state | | Deselect Cycle, Power Down | None | L | L | Х | L | Н | L | Х | Х | Х | L–H | Tri-state | | Deselect Cycle, Power Down | None | L | Х | Н | L | Н | L | Х | Х | Х | L–H | Tri-state | | Sleep Mode, Power Down | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | Tri-state | | READ Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Χ | L | L–H | Q | | READ Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | Н | L–H | Tri-state | | WRITE Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | L | Х | L–H | D | | READ Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | L | L–H | Q | | READ Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | Н | L–H | Tri-state | | READ Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | L | L–H | Q | | READ Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L–H | Tri-state | | READ Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | L | L–H | Q | | READ Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | Н | L–H | Tri-state | | WRITE Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | L | Х | L–H | D | | WRITE Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | L | Х | L–H | D | | READ Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L–H | Q | | READ Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | Н | L–H | Tri-state | | READ Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L–H | Q | | READ Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L–H | Tri-state | | WRITE Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | L | Х | L–H | D | | WRITE Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | L | Х | L–H | D | - Notes X = Don't Care, H = Logic HIGH, L = Logic LOW. WRITE = L when any one or more byte write enable signals, and BWE = L or GW = L. WRITE = H when all byte write enable signals, BWE, GW = H. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>X</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the write cycle. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW). Document Number: 001-74017 Rev. \*C ## **Truth Table for Read/Write** The Truth Table for Read/Write for CY7C1384D follows. $^{[6,\,7]}$ | Function (CY7C1384D) | GW | BWE | BW <sub>D</sub> | BW <sub>C</sub> | BW <sub>B</sub> | BW <sub>A</sub> | |-----------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Н | Х | Х | Х | Х | | Read | Н | L | Н | Н | Н | Н | | Write Byte A – (DQ <sub>A</sub> ) | Н | L | Н | Н | Н | L | | Write Byte B – (DQ <sub>B</sub> ) | Н | L | Н | Н | L | Н | | Write Bytes B, A | Н | L | Н | Н | L | L | | Write Byte C – (DQ <sub>C</sub> ) | Н | L | Н | L | Н | Н | | Write Bytes C, A | Н | L | Н | L | Н | L | | Write Bytes C, B | Н | L | Н | L | L | Н | | Write Bytes C, B, A | Н | L | Н | L | L | L | | Write Byte D – (DQ <sub>D</sub> ) | Н | L | L | Н | Н | Н | | Write Bytes D, A | Н | L | L | Н | Н | L | | Write Bytes D, B | Н | L | L | Н | L | Н | | Write Bytes D, B, A | Н | L | L | Н | L | L | | Write Bytes D, C | Н | L | L | L | Н | Н | | Write Bytes D, C, A | Н | L | L | L | Н | L | | Write Bytes D, C, B | Н | L | L | L | L | Н | | Write All Bytes | Н | L | L | L | L | L | | Write All Bytes | L | Х | Х | Х | Х | Х | <sup>Notes 6. X = Don't Care, H = Logic HIGH, L = Logic LOW. 7. Table only lists a partial listing of the byte write combinations. Any combination of BW<sub>X</sub> is valid. Appropriate write is done based on which byte write is active.</sup> ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. For user guidelines, not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Power Applied ......-55 °C to +125 °C Supply Voltage on $V_{DD}$ Relative to GND .....-0.3 V to +4.6 V Supply Voltage on $V_{DDQ}$ Relative to GND .... -0.3 V to $+V_{DD}$ DC Voltage Applied to Outputs in tri-state ......-0.5 V to V<sub>DDQ</sub> + 0.5 V | DC Input Voltage | 0.5 V to V <sub>DD</sub> + 0.5 V | |---------------------------------------------------------|----------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up Current | > 200 mA | ### **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | $V_{\mathrm{DDQ}}$ | |------------|------------------------|-----------------------|----------------------------------| | Industrial | –40 °C to +85 °C | 3.3 V – 5% /<br>+ 10% | 2.5 V – 5% to<br>V <sub>DD</sub> | #### **Electrical Characteristics** Over the Operating Range | Parameter [8, 9] | Description | Test Conditions | | Min | Max | Unit | |------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------|-------|------| | $V_{DD}$ | Power Supply Voltage | | | 3.135 | 3.6 | V | | $V_{\rm DDQ}$ | I/O Supply Voltage | for 3.3 V I/O | 3.135 | $V_{DD}$ | V | | | | | for 2.5 V I/O | | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH Voltage | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | - | V | | | | for 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | | 2.0 | - | V | | $V_{OL}$ | Output LOW Voltage | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | | _ | 0.4 | V | | | | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | | | V | | V <sub>IH</sub> | Input HIGH Voltage [8] | for 3.3 V I/O | 2.0 | V <sub>DD</sub> + 0.3 V | V | | | | | for 2.5 V I/O | or 2.5 V I/O | | | | | V <sub>IL</sub> | Input LOW Voltage [8] | for 3.3 V I/O | -0.3 | 0.8 | V | | | | | for 2.5 V I/O | -0.3 | 0.7 | V | | | I <sub>X</sub> | Input Leakage Current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | | <b>–</b> 5 | 5 | μА | | | Input Current of MODE | Input = V <sub>SS</sub> | -30 | _ | μΑ | | | | | Input = V <sub>DD</sub> | _ | 5 | μΑ | | | | Input Current of ZZ | Input = V <sub>SS</sub> | | <b>-</b> 5 | _ | μΑ | | | | Input = V <sub>DD</sub> | | _ | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output Disable | ed | <b>-</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply Current | $V_{DD}$ = Max, $I_{OUT}$ = 0 mA,<br>f = $f_{MAX}$ = 1/ $f_{CYC}$ | 6.0-ns cycle,<br>166 MHz | - | 275 | mA | | I <sub>SB1</sub> | Automatic CE Power Down<br>Current – TTL Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX} = 1/t_{CYC}$ | 6.0-ns cycle,<br>166 MHz | - | 140 | mA | | I <sub>SB2</sub> | Automatic CE Power Down<br>Current – CMOS Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DDQ} - 0.3 \text{ V},$<br>f = 0 | All speeds | _ | 70 | mA | | I <sub>SB3</sub> | Automatic CE Power Down<br>Current – CMOS Inputs | $\begin{split} &V_{DD} = \text{Max, Device Deselected,} \\ &V_{IN} \leq 0.3 \text{V or } V_{IN} \geq V_{DDQ} - 0.3 \text{V,} \\ &f = f_{MAX} = 1/t_{CYC} \end{split} \tag{6.0-ns cycle,} $ | | _ | 125 | mA | | I <sub>SB4</sub> | Automatic CE Power Down<br>Current – TTL Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , f = 0 | All speeds | _ | 80 | mA | Document Number: 001-74017 Rev. \*C Overshoot: V<sub>IH(AC)</sub> < V<sub>DD</sub> +1.5 V (pulse width less than t<sub>CYC</sub>/2), undershoot: V<sub>IL(AC)</sub> > -2 V (pulse width less than t<sub>CYC</sub>/2). TPower up: Assumes a linear ramp from 0 V to V<sub>DD(min)</sub> within 200 ms. During this time V<sub>IH</sub> < V<sub>DD</sub> and V<sub>DDQ</sub> ≤ V<sub>DD</sub>. ## Capacitance | Parameter [10] | Description | Test Conditions | 100-pin TQFP<br>Package | Unit | |------------------|--------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{DD} = 3.3 \text{V}, V_{DDQ} = 2.5 \text{V}$ | 5 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | | 5 | pF | | C <sub>IO</sub> | Input/Output Capacitance | | 5 | pF | ### **Thermal Resistance** | Parameter [10] | Description | Test Conditions | 100-pin TQFP<br>Package | Unit | |-------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | accordance with EIA/JESD51. | 4.08 | °C/W | ### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms #### Note <sup>10.</sup> Tested initially and after any design or process change that may affect these parameters. ## **Switching Characteristics** Over the Operating Range | Parameter [11, 12] | <b>-</b> | 166 | 166 MHz | | | |--------------------|---------------------------------------------------------------|----------|---------|----|--| | | Description | Min | lin Max | | | | t <sub>POWER</sub> | V <sub>DD</sub> (typical) to the first access <sup>[13]</sup> | 1 | _ | ms | | | Clock | | <u>.</u> | | | | | t <sub>CYC</sub> | Clock cycle time | 6 | _ | ns | | | t <sub>CH</sub> | Clock HIGH | 2.2 | _ | ns | | | t <sub>CL</sub> | Clock LOW | 2.2 | _ | ns | | | Output Times | | <u>.</u> | | | | | t <sub>CO</sub> | Data output valid after CLK rise | - | 3.4 | ns | | | t <sub>DOH</sub> | Data output hold after CLK rise | 1.3 | _ | ns | | | t <sub>CLZ</sub> | Clock to low Z [14, 15, 16] | 1.3 | _ | ns | | | t <sub>CHZ</sub> | Clock to high Z [14, 15, 16] | _ | 3.4 | ns | | | t <sub>OEV</sub> | OE LOW to output valid | _ | 3.4 | ns | | | t <sub>OELZ</sub> | OE LOW to output low Z [14, 15, 16] | 0 | _ | ns | | | t <sub>OEHZ</sub> | OE HIGH to output high Z [14, 15, 16] | _ | 3.4 | ns | | | Setup Times | | - | | | | | t <sub>AS</sub> | Address setup before CLK rise | 1.5 | _ | ns | | | t <sub>ADS</sub> | ADSC, ADSP setup before CLK rise | 1.5 | _ | ns | | | t <sub>ADVS</sub> | ADV setup before CLK rise | 1.5 | _ | ns | | | t <sub>WES</sub> | GW, BWE, BW <sub>X</sub> setup before CLK rise | 1.5 | _ | ns | | | t <sub>DS</sub> | Data input setup before CLK rise | 1.5 | _ | ns | | | t <sub>CES</sub> | Chip enable setup before CLK rise | 1.5 | _ | ns | | | Hold Times | | | • | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.5 | _ | ns | | | t <sub>ADH</sub> | ADSP, ADSC hold after CLK rise | 0.5 | _ | ns | | | t <sub>ADVH</sub> | ADV hold after CLK rise | 0.5 | _ | ns | | | t <sub>WEH</sub> | GW, BWE, BW <sub>X</sub> hold after CLK rise | 0.5 | _ | ns | | | t <sub>DH</sub> | Data input hold after CLK rise | 0.5 | _ | ns | | | t <sub>CEH</sub> | Chip enable hold after CLK rise | 0.5 | _ | ns | | <sup>11.</sup> Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V. 12. Test conditions shown in (a) of Figure 2 on page 10 unless otherwise noted. 13. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially before a read or write operation can <sup>14.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 2 on page 10. Transition is measured ±200 mV from steady-state voltage. <sup>15.</sup> At any given voltage and temperature, to EHZ is less than to CHZ is less than to CHZ is less than to contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve high Z prior to low Z under the same system conditions. <sup>16.</sup> This parameter is sampled and not 100% tested. ## **Switching Waveforms** Figure 3. Read Cycle Timing [17] Note 17. On this diagram, when $\overline{\text{CE}}$ is LOW: $\overline{\text{CE}}_1$ is LOW, $\text{CE}_2$ is HIGH and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH: $\overline{\text{CE}}_1$ is HIGH or $\text{CE}_2$ is LOW or $\overline{\text{CE}}_3$ is HIGH. ### Switching Waveforms (continued) Figure 4. Write Cycle Timing [18, 19] <sup>18.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 19. Full width write can be initiated by either $\overline{GW}$ LOW; or by $\overline{GW}$ HIGH, $\overline{BWE}$ LOW and $\overline{BWE}$ LOW. ## Switching Waveforms (continued) Figure 5. Read/Write Cycle Timing $^{[20, 21, 22]}$ <sup>20.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 21. The data bus (Q) remains in high Z following a WRITE cycle, unless a new read access is initiated by ADSP or $\overline{ADSC}$ . 22. $\overline{GW}$ is HIGH. ## Switching Waveforms (continued) Figure 6. ZZ Mode Timing $^{[23,\ 24]}$ Notes 23. Device must be deselected when entering ZZ mode. See Truth Table on page 7 for all possible signal conditions to deselect the device. 24. DQs are in high Z when exiting ZZ sleep mode. ### **Ordering Information** The below table lists the key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="https://www.cypress.com/products">www.cypress.com/products</a>. | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |----------------|------------------|--------------------|-----------------------------------------|-----------------| | 166 | CY7C1384D-166AXI | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Industrial | #### **Ordering Code Definitions** ## **Package Diagrams** Figure 7. 100-pin TQFP (14 × 20 × 1.4 mm) A100RA Package Outline, 51-85050 51-85050 \*E Document Number: 001-74017 Rev. \*C ## Acronyms | Acronym Description | | | |---------------------|--------------------------------------------|--| | CE | Chip Enable | | | CMOS | Complementary Metal Oxide Semiconductor | | | EIA | Electronic Industries Alliance | | | I/O | Input/Output | | | JEDEC | Joint Electron Devices Engineering Council | | | OE | Output Enable | | | SRAM | Static Random Access Memory | | | TQFP | Thin Quad Flat Pack | | | TTL | Transistor-Transistor Logic | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degree Celsius | | | MHz | megahertz | | | μΑ | microampere | | | mA | milliampere | | | mm | millimeter | | | ms | millisecond | | | mV | millivolt | | | ns | nanosecond | | | Ω | ohm | | | % | percent | | | pF | picofarad | | | V | volt | | | W | watt | | # **Document History Page** | Documer<br>Documer | Document Title: CY7C1384D, 18-Mbit (512 K × 32) Pipelined SRAM Document Number: 001-74017 | | | | |--------------------|-------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | ** | 3489511 | 01/10/2012 | NJY | New data sheet | | *A | 3607309 | 05/03/2012 | PRIT | Changed status from Preliminary to Final. | | *B | 4573182 | 11/18/2014 | PRIT | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagrams: spec 51-85050 – Changed revision from *D to *E. | | *C | 5071495 | 01/04/2016 | PRIT | Updated to new template. Completing Sunset Review. | ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2012-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.