# 3.3-V 8 K × 9 Synchronous Dual Port Static RAM ### **Features** - True dual-ported memory cells which allow simultaneous access of the same memory location - Flow-through/Pipelined device □ 8 K × 9 organization (CY7C09159AV) - Three Modes - □ Flow-through - □ Pipelined - □ Burst - Pipelined output mode on both ports allows fast 67-MHz operation - 0.35-micron complementary metal oxide semiconductor (CMOS) for optimum speed/power - High-speed clock to data access 9 ns (max.) - 3.3 V Low operating power - ☐ Active = 135 mA (typical) - □ Standby = 10 μA (typical) - Fully synchronous interface for easier operation - Burst counters increment addresses internally - □ Shorten cycle times - □ Minimize bus noise - ☐ Supported in Flow-through and Pipelined modes - Dual chip enables for easy depth expansion - Automatic power-down - Commercial temperature ranges - Available in 100-pin thin quad plastic flatpack (TQFP) - Pb-free packages available For a complete list of related documentation, click here. ## **Logic Block Diagram** ## **Functional Description** The CY7C09159AV is a high-speed synchronous CMOS 8 K × 9 dual-port static RAM. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory. [1] Registers on control, address, and data lines allow for minimal setup and hold times. In pipelined output mode, data is registered for decreased cycle time. Clock to data valid $t_{CD2} = 9$ ns (pipelined). Flow-through mode can also be used to bypass the pipelined output register to eliminate access latency. In flow-through mode data will be available $t_{CD1} = 20$ ns after the address is clocked into the device. Pipelined output or flow-through mode is selected via the FT/Pipe pin. Each port contains a burst counter on the input address register. The internal write pulse width is independent of the LOW- to-HIGH transition of the clock signal. The internal write pulse is self-timed to allow the shortest possible cycle times. A HIGH on $\overline{\text{CE}}_0$ or LOW on $\text{CE}_1$ for one clock cycle will power down the internal circuitry to reduce the static power consumption. The use of multiple Chip Enables allows easier banking of multiple chips for depth expansion configurations. In the pipelined mode, one cycle is required with $CE_0$ LOW and $CE_1$ HIGH to reactivate the outputs. Counter enable inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with the port's Address Strobe (ADS). When the port's Count Enable (CNTEN) is asserted, the address counter will increment on each LOW-to-HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTEN is deasserted. The counter can address the entire memory array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. All parts are available in 100-pin thin quad plastic flatpack (TQFP) packages. ### Note <sup>1.</sup> When simultaneously writing to the same location, final value cannot be guaranteed. ## Contents | Pin Configuration | 4 | |----------------------------|---| | 100-Pin TQFP (Top View) | | | Selection Guide | | | Pin Definitions | 5 | | Maximum Ratings | 5 | | Operating Range | | | Electrical Characteristics | | | Over the Operating Range | 6 | | Capacitance | | | AC Test Loads | | | Switching Characteristics | | | Over the Operating Range | 7 | | Switching waveforms | 8 ۲ | |-----------------------------------------|-----| | Ordering Information | 16 | | Ordering Code Definitions | | | Package Diagram | 17 | | Acronyms | 17 | | Document Conventions | 17 | | Units of Measure | 17 | | Document History Page | 18 | | Sales, Solutions, and Legal Information | 19 | | Worldwide Sales and Design Support | 19 | | Products | 19 | | DSoC Solutions | 10 | ## **Pin Configuration** ## 100-Pin TQFP (Top View) ## **Selection Guide** | | CY7C09159AV<br>-9 | Unit | |----------------------------------------------------------------------|-------------------|------| | f <sub>MAX2</sub> (Pipelined) | 67 | MHz | | Max access time (clock to data, pipelined) | 9 | ns | | Typical operating current I <sub>CC</sub> | 135 | mA | | Typical standby current for I <sub>SB1</sub> (Both ports TTL level) | 20 | mA | | Typical standby current for I <sub>SB3</sub> (Both ports CMOS level) | 10 | μΑ | ## **Pin Definitions** | Left Port | Right Port | Description | |--------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0L</sub> -A <sub>12L</sub> | A <sub>0R</sub> -A <sub>12R</sub> | Address inputs (A <sub>0</sub> –A <sub>12</sub> for 8 K devices). | | ADS <sub>L</sub> | ADS <sub>R</sub> | Address strobe input. Used as an address qualifier. This signal should be asserted LOW during normal read or write transactions. Asserting this signal LOW also loads the burst address counter with data present on the I/O pins. | | CE <sub>0L</sub> ,CE <sub>1L</sub> | CE <sub>0R</sub> ,CE <sub>1R</sub> | Chip enable input. To select either the left or right port, both $\overline{CE}_0$ AND $CE_1$ must be asserted to their active states ( $CE_0 \le V_{IL}$ and $CE_1 \ge V_{IH}$ ). | | CLK <sub>L</sub> | CLK <sub>R</sub> | Clock signal. This input can be free-running or strobed. Maximum clock input rate is f <sub>MAX</sub> . | | CNTENL | CNTENR | Counter enable input. Asserting this signal LOW increments the burst address counter of its respective port on each rising edge of CLK. CNTEN is disabled if ADS or CNTRST are asserted LOW. | | CNTRST <sub>L</sub> | CNTRST <sub>R</sub> | Counter <u>reset inp</u> ut. Asserting this signal LOW <u>rese</u> ts the <u>burst</u> address counter of its respective port to zero. CNTRST is not disabled by asserting ADS or CNTEN. | | I/O <sub>0L</sub> –I/O <sub>8L</sub> | I/O <sub>0R</sub> –I/O <sub>8R</sub> | Data bus input/output (I/O <sub>0</sub> -I/O <sub>8</sub> for x9 devices). | | ŌĒL | ŌĒ <sub>R</sub> | Output enable input. This signal must be asserted LOW to enable the I/O data pins during read operations. | | $R/\overline{W}_L$ | R/W <sub>R</sub> | Read/Write enable input. This signal is asserted LOW to write to the dual-port memory array. For read operations, assert this pin HIGH. | | FT/PIPE <sub>L</sub> | FT/PIPE <sub>R</sub> | Flow-through/Pipelined select input. For flow-through mode operation, assert this pin LOW. For pipelined mode operation, assert this pin HIGH. | | GND | | Ground Input. | | NC | | No connect. | | V <sub>CC</sub> | | Power input. | # Maximum Ratings<sup>[2]</sup> Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. | Storage temperature $-65$ °C to +150 °C | |-------------------------------------------------------------------------------------------| | Ambient temperature with power applied .–55 $^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ | | Supply voltage to ground potential–0.5 V to +4.6 V | | DC voltage applied to outputs in High Z state $-0.5$ V to $V_{CC}$ +0.5 V | | DC input voltage–0.5 V to $V_{CC}$ +0.5 V | | Output current into outputs (LOW)20 mA | | Static discharge voltage>2001 V | | Latch-up current>200 mA | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | |------------|------------------------|-----------------| | Commercial | 0 °C to +70 °C | 3.3 V ± 300 mV | Document Number: 38-06053 Rev. \*F Note 2. The voltage on any input or I/O pin can not exceed the power pin during power-up ## **Electrical Characteristics** Over the Operating Range | | | CY | | | | | |---------------------------------|-------------------------------------------------------------------------|------------------------|-----|------|-----|----| | Parameter | Description | | | Unit | | | | | | | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH voltage (V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA) | | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage (V <sub>CC</sub> = Min., I <sub>OH</sub> = +4.0 mA) | | _ | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.0 | - | _ | V | | V <sub>IL</sub> | Input LOW voltage | | _ | - | 0.8 | V | | I <sub>OZ</sub> | Output leakage current | -10 | _ | 10 | μА | | | I <sub>CC</sub> | Operating current (V <sub>CC</sub> = Max., I <sub>OUT</sub> = 0 mA) | OUT = 0 mA) Commercial | | 135 | 230 | mA | | | outputs disabled | Industrial | | _ | | mA | | I <sub>SB1</sub> <sup>[3]</sup> | Standby current (Both ports TTL level) | Commercial | _ | 20 | 75 | mA | | | $CE_L \& CE_R \ge V_{IH}, f = f_{MAX}$ | Industrial | | | | mA | | I <sub>SB2</sub> <sup>[3]</sup> | Standby current (One port TTL level) | Commercial | _ | 95 | 155 | mA | | | $CE_L \mid CE_R \ge V_{IH}, f = f_{MAX}$ | Industrial | | | _ | mA | | I <sub>SB3</sub> <sup>[3]</sup> | | Commercial | _ | 10 | 500 | μΑ | | | $CE_L$ and $CE_R \ge V_{CC} - 0.2 \text{ V, f} = 0$ | Industrial | | | _ | μΑ | | I <sub>SB4</sub> <sup>[3]</sup> | Standby current (One port CMOS level) | Commercial | _ | 85 | 115 | mA | | | $CE_L \mid CE_R \ge V_{IH}, f = f_{MAX}$ | Industrial | | | | mA | # Capacitance | Parameter Description | | Test Conditions | Max | Unit | | |-----------------------|--------------------|------------------------------------------------|-----|------|--| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 10 | pF | | | C <sub>OUT</sub> | Output capacitance | $V_{CC} = 3.3 \text{ V}$ | 10 | pF | | ## **AC Test Loads** (a) Normal Load (Load 1) (b) Thévenin Equivalent (Load 1) (c) Three-state Delay (Load 2) (Used for $t_{CKLZ},\,t_{OLZ},\,\&\,t_{OHZ}$ including scope and jig) Document Number: 38-06053 Rev. \*F # Switching Characteristics Over the Operating Range | | | CY7C0 | 9159AV | | | |-------------------|------------------------------------------|-------|--------|------|--| | Parameter | Description | | -9 | Unit | | | | | Min | Max | | | | f <sub>MAX1</sub> | f <sub>Max</sub> flow-through | _ | 40 | MHz | | | f <sub>MAX2</sub> | f <sub>Max</sub> pipelined | _ | 67 | MHz | | | t <sub>CYC1</sub> | Clock cycle time – flow-through | 25 | _ | ns | | | t <sub>CYC2</sub> | Clock cycle time – pipelined | 15 | _ | ns | | | t <sub>CH1</sub> | Clock HIGH time – flow-through | 12 | _ | ns | | | t <sub>CL1</sub> | Clock LOW time – flow-through | 12 | _ | ns | | | t <sub>CH2</sub> | Clock HIGH time – pipelined | 6 | _ | ns | | | t <sub>CL2</sub> | Clock LOW time – pipelined | 6 | _ | ns | | | t <sub>R</sub> | Clock rise time | _ | 3 | ns | | | t <sub>F</sub> | Clock fall time | _ | 3 | ns | | | t <sub>SA</sub> | Address setup time | 4 | - | ns | | | t <sub>HA</sub> | Address hold time | 1 | - | ns | | | t <sub>SC</sub> | Chip enable setup time | 4 | _ | ns | | | t <sub>HC</sub> | Chip enable hold time | 1 | _ | ns | | | t <sub>SW</sub> | R/W setup time | 4 | _ | ns | | | t <sub>HW</sub> | R/W hold time | 1 | _ | ns | | | t <sub>SD</sub> | Input data setup time | 4 | _ | ns | | | t <sub>HD</sub> | Input data hold time | 1 | _ | ns | | | t <sub>SAD</sub> | ADS setup time | 4 | _ | ns | | | t <sub>HAD</sub> | ADS hold time | 1 | _ | ns | | | t <sub>SCN</sub> | CNTEN setup time | 4 | _ | ns | | | t <sub>HCN</sub> | CNTEN hold time | 1 | _ | ns | | | t <sub>SRST</sub> | CNTRST setup time | 4 | _ | ns | | | t <sub>HRST</sub> | CNTRST hold time | 1 | _ | ns | | | t <sub>OE</sub> | Output enable to data valid | _ | 10 | ns | | | t <sub>OLZ</sub> | OE to Low Z | 2 | _ | ns | | | t <sub>OHZ</sub> | OE to High Z | 1 | 7 | ns | | | t <sub>CD1</sub> | Clock to data valid - flow-through | _ | 20 | ns | | | t <sub>CD2</sub> | Clock to data valid - pipelined | _ | 9 | ns | | | t <sub>DC</sub> | Data output hold after clock HIGH | 2 | _ | ns | | | t <sub>CKHZ</sub> | Clock HIGH to output high Z | 2 | 9 | ns | | | t <sub>CKLZ</sub> | Clock HIGH to output low Z | 2 | _ | ns | | | Port to Port Dela | ays | I | 1 | 1 | | | t <sub>CWDD</sub> | Write port clock high to read data delay | _ | 40 | ns | | | t <sub>ccs</sub> | Clock to clock setup time | _ | 15 | ns | | | | 1 | | 1 | | | ## **Switching Waveforms** Figure 1. Read Cycle for Flow-Through Output $(\overline{\text{FT}}/\text{PIPE} = \text{V}_{\text{IL}})^{[4, 5, 6, 7]}$ Figure 2. Read Cycle for Pipelined Operation ( $\overline{\text{FT}}/\text{PIPE} = V_{\text{IH}}$ )<sup>[4, 5, 6, 7]</sup> #### Notes - A. OE is asynchronously controlled; all other inputs are synchronous to the rising clock edge. 5. ADS = V<sub>IL</sub>, CNTEN and CNTRST = V<sub>IH</sub> 6. The output is disabled (high-impedance state) by CE<sub>0</sub>=V<sub>IH</sub> or CE<sub>1</sub> = V<sub>IL</sub> following the next rising edge of the clock. 7. Addresses do not have to be accessed sequentially since ADS = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK. Numbers are for reference only. Figure 3. Bank Select Pipelined Read<sup>[8, 9]</sup> Figure 4. Left Port Write to Flow-Through Right Port Read<sup>[10, 11, 12, 13]</sup> #### Notes - Notes 8. In this depth expansion example, B1 represents Bank #1 and B2 is Bank #2; Each Bank consists of one Cypress dual-port device from this data sheet. ADDRESS<sub>(B1)</sub> = ADDRESS<sub>(B2)</sub>. 9. OE and ADS = V<sub>IL</sub>; CE<sub>1(B1)</sub>, CE<sub>1(B2)</sub>, R/W, CNTEN, and CNTRST = V<sub>IH</sub>. 10. The same waveforms apply for a right port write to flow-through left port read. 11. CE<sub>0</sub> and ADS = V<sub>IL</sub>; CE<sub>1</sub>, CNTEN, and CNTRST = V<sub>IH</sub>. 12. OE = V<sub>IL</sub> for the right port, which is being read from. OE = V<sub>IH</sub> for the left port, which is being written to. 13. It t<sub>CCS</sub> ≤ maximum specified, then data from right port READ is not valid until the maximum specified for t<sub>CWDD</sub>. If t<sub>CCS</sub>>maximum specified, then data is not valid until t<sub>CCS</sub> + t<sub>CD1</sub>. t<sub>CWDD</sub> does not apply in this case. Figure 5. Pipelined Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )<sup>[14, 15, 16, 17]</sup> t<sub>CL2</sub> CLK **ADDRESS** $\mathsf{DATA}_{\mathsf{IN}}$ t<sub>CD2</sub> t<sub>CKLZ</sub> $t_{CD2}$ t<sub>CKHZ</sub> $Q_{\mathsf{n}}$ $\mathsf{Q}_{\mathsf{n+3}}$ NO OPERATION → WRITE Figure 6. Pipelined Read-to-Write-to-Read (OE Controlled)<sup>[14, 15, 16, 17]</sup> τ<sub>CYC2</sub> t<sub>CH2</sub> $t_{CL2}$ CLK t<sub>SW</sub> t<sub>HW</sub> **ADDRESS** $_{\tt t_{HD}}$ $\mathsf{DATA}_\mathsf{OUT}$ $D_{n+2}$ $t_{CD2}$ t<sub>CKLZ</sub> $t_{CD2}$ DATAIN $\mathsf{Q}_{\mathsf{n+4}}$ OE WRITE **READ** **READ** <sup>14.</sup> Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only <sup>15.</sup> Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals. 16. CE<sub>0</sub> and ADS = V<sub>IL</sub>; CE<sub>1</sub>, CNTEN, and CNTRST = V<sub>IH</sub>. 17. During "No operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. Figure 7. Flow-Through Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )[18, 19, 20, 21, 22] Figure 8. Flow-Through Read-to-Write-to-Read (OE Controlled)<sup>[18, 19, 20, 21, 22]</sup> - Notes 18. ADS = V<sub>IL</sub>, CNTEN and CNTRST = V<sub>IH</sub> 19. Addresses do not have to be accessed sequentially since ADS = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK. Numbers are for reference only 20. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals. 21. CE<sub>0</sub> and ADS = V<sub>IL</sub>; CE<sub>1</sub>, CNTEN, and CNTRST = V<sub>IH</sub>. 22. During "No operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. Figure 9. Pipelined Read with Address Counter Advance $^{[23]}$ Figure 10. Flow-Through Read with Address Counter Advance<sup>[23]</sup> Figure 11. Write with Address Counter Advance (Flow-Through or Pipelined Outputs)[24, 25] <sup>24.</sup> CE<sub>0</sub> and R/W = V<sub>IL</sub>; CE<sub>1</sub> and CNTRST = V<sub>IH</sub>. 25. The "Internal Address" is equal to the "External Address" when ADS = V<sub>IL</sub> and equals the counter output when ADS = V<sub>IH</sub>. Figure 12. Counter Reset (Pipelined Outputs)<sup>[26, 27, 28, 29]</sup> ### Notes <sup>26.</sup> Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only 27. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals. 28. $\overline{CE}_0 = V_{IL}$ ; $\overline{CE}_1 = V_{IH}$ . 29. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset. Table 1. Read/Write and Enable Operation $^{[30,\ 31,\ 32]}$ | | | Inputs | | Outputs | | | |----|-----|-----------------|-----------------|---------|------------------------------------|----------------------------| | OE | CLK | CE <sub>0</sub> | CE <sub>1</sub> | R/W | I/O <sub>0</sub> –I/O <sub>9</sub> | Operation | | Х | | Н | Х | Х | High-Z | Deselected <sup>[33]</sup> | | Х | 7 | Х | L | Х | High-Z | Deselected <sup>[33]</sup> | | Х | 7 | L | Н | L | D <sub>IN</sub> | Write | | L | 7 | L | Н | Н | D <sub>OUT</sub> | Read <sup>[33]</sup> | | Н | Х | L | Н | Х | High-Z | Outputs disabled | Table 2. Address Counter Control Operation $^{[30,\ 34,\ 35,\ 36]}$ | Address | Previous<br>Address | CLK | ADS | CNTEN | CNTRST | I/O | Mode | Operation | |----------------|---------------------|-----|-----|-------|--------|-----------------------|-----------|---------------------------------------------| | Х | Χ | 7 | X | Х | L | D <sub>out(0)</sub> | Reset | Counter reset to address 0 | | A <sub>n</sub> | Χ | 7 | L | Х | Н | D <sub>out(n)</sub> | Load | Address load into counter | | Х | A <sub>n</sub> | 7 | Н | Н | Н | D <sub>out(n)</sub> | Hold | External address blocked—counter disabled | | Х | A <sub>n</sub> | 4 | Н | L | Н | D <sub>out(n+1)</sub> | Increment | Counter enabled—internal address generation | ## **Ordering Information** Table 3. 8 K × 9 3.3-V Synchronous Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------|-----------------|-------------------------------------|--------------------| | 9 | CY7C09159AV-9AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial | ## **Ordering Code Definitions** ## **Package Diagram** ## Figure 13. 100-Pin TQFP (14 × 14 × 1.4 mm) 100 Lead Thin Plastic Quad Flatpack 14 X 14 X 1.4mm — A100 ## **Acronyms** | Acronym | Description | | |---------|-----------------------------------------|--| | CMOS | complementary metal oxide semiconductor | | | TQFP | thin quad plastic flatpack | | | I/O | input/output | | | SRAM | static random access memory | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degree Celsius | | | | MHz | megahertz | | | | μΑ | microampere | | | | mA | milliampere | | | | mV | millivolt | | | | ns | nanosecond | | | | Ω | ohm | | | | pF | picofarad | | | | V | volt | | | | W | watt | | | # **Document History Page** | Revision | ECN | Orig. of Change | Submission<br>Date | Description of Change | |----------|---------|-----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | ** | 110205 | SZV | 11/15/01 | Change from Spec number: 38-00839 to 38-06053 | | *A | 122303 | RBI | 12/27/02 | Power up requirements added to Maximum Ratings Information | | *B | 393581 | YIM | See ECN | Added Pb-Free Logo Added Pb-Free parts to ordering information: CY7C09159AV-9AXC, CY7C09159AV-12AXC, CY7C09169AV-12AXC, CY7C09169AV-12AXI | | *C | 2897159 | RAME | 03/22/10 | Removed inactive parts from ordering information and updated package diagram. | | *D | 3076884 | ADMU | 11/02/10 | Updated as per latest template Added Acronyms and Units of Measure table Added Ordering Code Definitions. | | *E | 3432711 | ADMU | 11/08/11 | Updated template according to current CY standards. Removed information on CY7C09169AV. Removed speed bin –12. Updated package diagram. | | *F | 4575241 | ADMU | 11/19/2014 | Added related documentation hyperlink in page 1. Updated Figure 13 in Package Diagram (spec 51-85048 *E to *I). | ## Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2010-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-06053 Rev. \*F