

# **MOSFET**

Metal Oxide Semiconductor Field Effect Transistor

# **Bare Die**

OptiMOS™3 Power MOS Transistor Chip IPC218N04N3

# **Data Sheet**

Rev. 2.5 Final



### IPC218N04N3

## 1 Description

- N-channel enhancement mode
- For dynamic characterization refer to the datasheet of IPB011N04N G
- AQL 0.65 for visual inspection according to failure catalogue
- Electrostatic Discharge Sensitive Device according to MIL-STD 883C
- Die bond: soldered or glued
- Backside metallization: NiV system
- Frontside metallization: AlCu system
- Passivation: Nitride + Imide



**Table 1** Key Performance Parameters

| Table 1 Rey 1 chomanee 1 arameters |                   |                 |  |  |  |
|------------------------------------|-------------------|-----------------|--|--|--|
| Parameter                          | Value             | Unit            |  |  |  |
| $V_{(BR)DSS}$                      | 40                | V               |  |  |  |
| R <sub>DS(on)</sub>                | 1.1 <sup>1)</sup> | mΩ              |  |  |  |
| Die size                           | 5.9 x 3.7         | mm <sup>2</sup> |  |  |  |
| Thickness                          | 175               | μm              |  |  |  |









| Type / Ordering Code | Package | Marking     | Related Links |
|----------------------|---------|-------------|---------------|
| IPC218N04N3          | Chip    | not defined | -             |

### 2 Electrical Characteristics on Wafer Level

at  $T_i = 25$ °C, unless otherwise specified

Table 2

| Davamatav                        | Symbol               | Values |                   | 11                | Nata / Tank Candition |                                                           |
|----------------------------------|----------------------|--------|-------------------|-------------------|-----------------------|-----------------------------------------------------------|
| Parameter                        |                      | Min.   | Тур.              | Max.              | Unit                  | Note / Test Condition                                     |
| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub> | 40     | -                 | -                 | V                     | V <sub>GS</sub> =0 V ,I <sub>D</sub> =1 mA                |
| Gate threshold voltage           | $V_{\rm GS(th)}$     | 2      | -                 | 4                 | V                     | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =200 μA |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | -      | 0.1               | 2                 | μΑ                    | V <sub>GS</sub> =0 V ,V <sub>DS</sub> =40 V               |
| Gate-source leakage current      | $I_{\mathrm{GSS}}$   | -      | 2                 | 200               | nA                    | V <sub>GS</sub> =20 V ,V <sub>DS</sub> =0 V               |
| Drain-source on- resistance      | R <sub>DS(on)</sub>  | -      | 0.5 <sup>2)</sup> | 50 <sup>3)</sup>  | mΩ                    | V <sub>GS</sub> =10 V ,I <sub>D</sub> =2.0 A              |
| Reverse diode forward on-voltage | V <sub>SD</sub>      | -      | 0.86              | 1.1               | V                     | V <sub>GS</sub> =0 V ,I <sub>F</sub> =1A                  |
| Internal gate resistance         | R <sub>G</sub>       | -      | 1.5               | -                 | Ω                     | -                                                         |
| Avalanche energy, single pulse   | <b>E</b> AS          | -      | -                 | 525 <sup>4)</sup> | mJ                    | $I_D$ =50 A, $R_{GS}$ =25 $\Omega$                        |

<sup>1)</sup> packaged in a PG-TO263-7 (see ref. product)

<sup>&</sup>lt;sup>2)</sup> typical bare die  $R_{DS(on)}$ ;  $V_{GS}$ =10 V when used with 4\*500 $\mu$ m Al-wedge double-stitch bonding

<sup>3)</sup> limited by wafer test-equipment

<sup>4)</sup> Wafer tested. For general avalanche capability refer to the datasheet of IPB011N04N G



## 3 Package Outlines



Figure 1 Outline Chip, dimensions in µm



## OptiMOS™3 Power MOS Transistor Chip

IPC218N04N3

#### **Revision History**

IPC218N04N3

Revision: 2014-07-25, Rev. 2.5

Previous Revision

| To violati No violetti |            |                                              |  |  |
|------------------------|------------|----------------------------------------------|--|--|
| Revision               | Date       | Subjects (major changes since last revision) |  |  |
| 2.5                    | 2014-07-25 | Release Final Version                        |  |  |

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2014 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.