# N-Channel POWERTRENCH® MOSFET 100 V, 240 A, 4.1 m $\Omega$ #### **Features** - Typical $R_{DS(on)} = 3.3 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - Typical $Q_{g(tot)} = 47 \text{ nC}$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - UIS Capability - Qualified to AEC Q101 - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant # **Applications** - Automotive Engine Control - PowerTrain Management - Solenoid and Motor Drivers - Electrical Power Steering - Integrated Starter/Alternator - Distributed Power Architectures and VRM - Primary Switch for 12 V Systems # MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Value | Unit | | |-----------------------------------|----------------------------------------------------------------------------------------|----------------|------|--| | V <sub>DSS</sub> | Drain-to-Source Voltage | 100 | V | | | V <sub>GS</sub> | Gate-to-Source Voltage ±20 | | | | | I <sub>D</sub> | Drain Current – Continuous,<br>(V <sub>GS</sub> = 10 V) T <sub>C</sub> = 25°C (Note 1) | | | | | | Pulsed Drain Current, T <sub>C</sub> = 25°C | (See Figure 4) | Α | | | E <sub>AS</sub> | Single Pulse Avalanche Energy 93.6 (Note 2) | | mJ | | | P <sub>D</sub> | Power Dissipation | 300 | W | | | | Derate Above 25°C | 2 | W/°C | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage -55 to +175 Temperature | | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Current is limited by silicon. - 2. Starting $T_J$ = 25°C, $\dot{L}$ = 30 $\mu H$ , $I_{AS}$ = -79 A, $V_{DD}$ = 100 V during inductor charging and $V_{DD}$ = 0 V during time in avalanche. # ON Semiconductor® #### www.onsemi.com | V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | | |------------------|-------------------------|--------------------|--| | 100 V | 4.1 mΩ @ 10 V | 240 A | | **N-CHANNEL MOSFET** H-PSOF8L CASE 100CU #### **MARKING DIAGRAM** \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code FDBL86066 = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 7 of this data sheet. #### THERMAL CHARACTERISTICS | Symbol | Parameter | Value | Unit | |----------------|--------------------------------------------------|-------|------| | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | 0.5 | °C/W | | $R_{ heta JA}$ | Thermal Resistance, Junction to Ambient (Note 3) | 43 | | R<sub>θJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θJC</sub> is guaranteed by design, while R<sub>θJA</sub> is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper. # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |---------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------|------------|------------|------| | FF CHAR | ACTERISTICS | | • | • | | | | BV <sub>DSS</sub> | Drain-to-Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 100 | _ | - | V | | I <sub>DSS</sub> | Drain-to-Source Leakage Current | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$ $T_{J} = 25^{\circ}\text{C}$ $T_{J} = 175^{\circ}\text{C (Note 4)}$ | -<br>- | -<br>- | 1 | μΑ | | I <sub>GSS</sub> | Gate-to-Source Leakage Current | V <sub>GS</sub> = ±20 V | _ | - | ±100 | nA | | N CHARA | CTERISTICS | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 2 | 2.9 | 4.0 | V | | R <sub>DS(on)</sub> | Static Drain to Source On Resistance | $V_{GS} = 10 \text{ V}, I_D = 80 \text{ A}$ $T_J = 25^{\circ}\text{C}$ $T_J = 175^{\circ}\text{C (Note 4)}$ | _<br>_ | 3.3<br>7.3 | 4.1<br>8.8 | mΩ | | YNAMIC C | HARACTERISTICS | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ | _ | 3240 | - | pF | | C <sub>oss</sub> | Output Capacitance | 1 | _ | 1950 | - | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 | _ | 26 | _ | pF | | Rg | Gate Resistance | V <sub>GS</sub> = 0.5 V, f = 1 MHz | _ | 0.5 | - | Ω | | Q <sub>g(tot)</sub> | Total Gate Charge | $V_{GS} = 0 \text{ V to } 10 \text{ V}, V_{DD} = 50 \text{ V}, I_D = 80 \text{ A}$ | _ | 47 | 69 | nC | | Q <sub>g(th)</sub> | Threshold Gate Charge | $V_{GS} = 0 \text{ V to 2 V}, V_{DD} = 50 \text{ V}, I_D = 80 \text{ A}$ | _ | 6 | _ | nC | | Q <sub>gs</sub> | Gate to Source Charge | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 80 A | _ | 15 | - | nC | | $Q_{gd}$ | Gate to Drain "Miller" Charge | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 80 A | _ | 10 | - | nC | | WITCHING | CHARACTERISTICS | | | | | | | t <sub>on</sub> | Turn-On Time | $V_{DD} = 50 \text{ V}, I_D = 80 \text{ A}, V_{GS} = 10 \text{ V},$ | _ | - | 35 | ns | | t <sub>d(on)</sub> | Turn-On Delay | $R_{GEN} = 6 \Omega$ | _ | 18 | - | ns | | t <sub>r</sub> | Rise Time | | _ | 9 | - | ns | | t <sub>d(off)</sub> | Turn-Off Delay | | _ | 36 | - | ns | | t <sub>f</sub> | Fall Time | ] | _ | 13 | - | ns | | t <sub>off</sub> | Turn-Off Time | | _ | - | 68 | ns | | RAIN-SOU | RCE DIODE CHARACTERISTICS | | | | | | | V <sub>SD</sub> | Source to Drain Diode Forward<br>Voltage | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0 V | _ | 0.9 | 1.25 | V | | | | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0 V | _ | 0.85 | 1.2 | | | t <sub>rr</sub> | Reverse Recovery Time | $I_F = 80 \text{ A}, \text{ d}I_{SD}/\text{d}t = 300 \text{ A}/\mu\text{s}$ | _ | 36 | 54 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | 1 | _ | 84 | 126 | nC | | t <sub>rr</sub> | Reverse Recovery Time | $I_F = 80 \text{ A}, \text{ d}I_{SD}/\text{d}t = 1000 \text{ A}/\mu\text{s}$ | _ | 32 | 48 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | 1 | _ | 243 | 365 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>4.</sup> The maximum value is specified by design at $T_J = 175$ °C. Product is not tested to this condition in production. #### **TYPICAL CHARACTERISTICS** 200 CURRENT LIMITED V<sub>GS</sub> = 10 V BY SILICON 160 ID, DRAIN CURRENT (A) 120 80 40 0 25 50 75 100 125 150 175 T<sub>C</sub>, CASE TEMPERATURE(°C) Figure 1. Normalized Power Dissipation vs. Case Temperature Figure 2. Maximum Continuous Drain Current vs. Case Temperature Figure 3. Normalized Maximum Transient Thermal Impedance Figure 4. Peak Current Capability #### **TYPICAL CHARACTERISTICS** Figure 5. Forward Bias Safe Operating Area Figure 7. Transfer Characteristics Figure 9. Saturation Characteristics Figure 6. Unclamped Inductive Switching Capability **Figure 8. Forward Diode Characteristics** Figure 10. Saturation Characteristics #### TYPICAL CHARACTERISTICS Figure 11. R<sub>DS(on)</sub> vs. Gate Voltage Figure 13. Normalized Gate Threshold Voltage vs. Temperature Figure 15. Capacitance vs. Drain to Source Voltage Figure 12. Normalized R<sub>DS(on)</sub> vs. Junction Temperature Figure 14. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature Figure 16. Gate Charge vs. Gate to Source Voltage #### PACKAGE DIMENSIONS #### H-PSOF8L 11.68x9.80 CASE 100CU **ISSUE O** - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM. - D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3.75 7.40 -(8.30) **BOTTOM VIEW** #### PACKAGE MARKING AND ORDERING INFORMATION | Device | Marking | Package | Reel Size | Tape Width | Quantity | |----------------|-----------|--------------------------------------|-----------|------------|------------| | FDBL86066-F085 | FDBL86066 | H-PSOF8L<br>(Pb-Free / Halogen Free) | 13″ | 24 mm | 2000 Units | POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent\_Marking.pdf">www.onsemi.com/site/pdf/Patent\_Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative