

STRUCTURE Silicon Monolithic Integrated Circuit

NAME OF PRODUCT DC-AC Inverter Control IC

TYPE BD9766FV

FUNCTION • 2ch control with Half-bridge

· Lamp current and voltage sense feed back control

• Sequencing easily achieved with Soft Start Control

• Short circuit protection with Timer Latch

• Under Voltage Lock Out

• Short circuit protection with over voltage

• Mode-selectable the operating or stand-by mode by stand-by pin

Control PWM and BURST mode by DUTY pin

• BURST mode with 2ch Reverse phase

### OAbsolute Maximum Ratings ( $Ta = 25^{\circ}C$ )

| Parameter                    | Symbol | Limits            | Unit |
|------------------------------|--------|-------------------|------|
| Supply Voltage               | Vcc    | 12                | V    |
| Operating Temperature Range  | Topr   | −35 <b>~</b> +85  | °C   |
| Storage Temperature Range    | Tstg   | −55 <b>~</b> +125 | °C   |
| Power Dissipation            | Pd     | 850*              | mW   |
| Maximum Junction Temperature | Tjmax  | +125              | °C   |

<sup>\*</sup>Pd derated at 8.5mW/°C for temperature above Ta = 25°C (When mounted on a PCB 70.0mm × 70.0mm × 1.6mm)

### ORecommended operating condition

| Parameter                 | Symbol | Range               | Unit |
|---------------------------|--------|---------------------|------|
| Supply voltage            | Vcc    | 5. 0 <b>~</b> 11. 0 | ٧    |
| CT oscillation frequency  | fcT    | 35~200              | kHz  |
| BCT oscillation frequency | fBCT   | 0. 10~0. 50         | kHz  |

Status of this document

The Japanese version of this document is the official specification.

Please use the translation version of this document as a reference to expedite understanding of the official version.

If these is any uncertainty in translation version of this document, official version takes priority.



OElectric Characteristics (Ta=25°C, VCC=7V)

| <u> Electric Characteristics</u>             | (Ta=25°C, \ | VCC=/V)   |          |           |       |                 |  |
|----------------------------------------------|-------------|-----------|----------|-----------|-------|-----------------|--|
| Parameter                                    | Symbol      |           | Limits   |           | Unit  | Conditions      |  |
| T di dillo coi                               | Oymbor      | MIN.      | TYP.     | MAX.      | Onite |                 |  |
| ((WHOLE DEVICE))                             |             |           |          |           |       |                 |  |
| Operating current                            | Icc1        | -         | 9. 0     | 17. 0     | mA    | CT=0. 5V        |  |
| Stand-by current                             | Icc2        | _         | 4        | 8         | uA    |                 |  |
| ((OVER VOLTAGE DETECT))                      | 1           |           |          |           | 1     | 1               |  |
| FB over voltage detect voltage               | Vovf        | 2. 70     | 3. 00    | 3.30      | ٧     |                 |  |
| ((OUTPUT BLOCK))                             |             |           |          |           |       |                 |  |
| Pch output voltage H                         | VoutPH      | VCC-0. 3  | VCC-0. 1 | _         | ٧     |                 |  |
| Nch output voltage H                         | VoutNH      | VCC-0. 3  | VCC-0. 1 | _         | ٧     |                 |  |
| Pch output voltage L                         | VoutPL      | _         | 0. 1     | 0. 3      | ٧     |                 |  |
| Nch output voltage L                         | VoutNL      | _         | 0. 1     | 0. 3      | ٧     |                 |  |
| Pch output sink resistance                   | RsinkP      | _         | 8        | 16        | Ω     |                 |  |
| Pch output source resistance                 | RsourceP    | _         | 10       | 20        | Ω     |                 |  |
| Nch output sink resistance                   | RsinkN      | _         | 8        | 16        | Ω     |                 |  |
| Nch output source resistance                 | RsourceN    | _         | 10       | 20        | Ω     |                 |  |
| ((STAND-BY CONTROL))                         |             | 1         |          |           |       | L               |  |
| Stand-by voltage H                           | VstH        | 2. 0      | _        | _         | ٧     | System ON       |  |
| Stand-by voltage L                           | VstL        | _         | _        | 0.8       | V     | System OFF      |  |
| Hysteresis width                             | ⊿Vst        | 0. 05     | 0. 15    | 0. 25     | V     | ,               |  |
| ((TIMER LATCH))                              | ۵.00        | 0.00      |          | 0.20      |       | ·L              |  |
| Timer Latch voltage                          | Vcp         | 1.5       | 1. 9     | 2. 3      | ٧     |                 |  |
| Timer Latch current                          | Icp         | 1. 0      | 2. 0     | 3. 0      | uA    |                 |  |
| ((OSC BLOCK))                                |             | 1         |          |           |       |                 |  |
| Active edge current                          | lact        | 1. 2/RT   | 1. 5/RT  | 1.8/RT    | Α     |                 |  |
| Negative edge current                        | Ineg        | 1. 2/RDIS | 1.5/RDIS | 1. 8/RDIS | A     |                 |  |
|                                              | VoscH       | 1.8       | 2. 0     | 2. 2      | V     | fact=10kHz      |  |
| OSC Max voltage                              | -           |           |          |           |       |                 |  |
| OSC Min voltage                              | VoscL       | 0. 3      | 0. 5     | 0. 7      | V     | fneg=100kHz     |  |
| Soft start current                           | Iss         | 1.0       | 2. 0     | 3. 0      | uA    |                 |  |
| IS COMP detect Voltage                       | VISC        | _         | 0. 6     | _         | V     |                 |  |
| SS COMP detect voltage                       | Vss         | _         | 2. 2     | _         | V     |                 |  |
| SRT ON resistance                            | RSRT        | _         | 200      | 400       | Ω     |                 |  |
| ((UVLO BLOCK))                               |             |           |          |           |       |                 |  |
| Operating voltage                            | VuvloH      | 4. 25     | 4. 50    | 4. 75     | V     |                 |  |
| Shut down voltage                            | Vuv I oL    | 4. 0      | 4. 25    | 4. 50     | V     |                 |  |
| ((FEED BACK BLOCK))                          |             | _         |          |           |       |                 |  |
| IS threshold voltage                         | Vis         | 1. 220    | 1. 250   | 1. 280    | ٧     |                 |  |
| VS threshold voltage                         | Vvs         | 1. 220    | 1. 250   | 1. 280    | ٧     |                 |  |
| IS source current 1                          | lis1        | _         | _        | 1.5       | uA    | DUTY=2. OV      |  |
| IS source current 2                          | lis2        | 13. 0     | 20. 0    | 27. 0     | uA    | DUTY=0V、IS=0.5V |  |
| VS source current                            | lvs         | _         | _        | 0. 9      | uA    |                 |  |
| ((BURST MODE))                               |             |           |          |           |       |                 |  |
| BOSC Max voltage                             | VburH       | 1.8       | 2. 0     | 2. 2      | V     | fBCT=0. 3kHz    |  |
| BOSC Min Voltage                             | VburL       | 0. 3      | 0. 5     | 0.7       | V     | fвст=0. 3kHz    |  |
| BOSC constant current                        | burosc      | 1. 2/BRT  | 1. 5/BRT | 1.8/BRT   | A     |                 |  |
| ((REG BLOCK))                                |             |           |          |           |       |                 |  |
| REG output voltage                           | VREG        | 3. 038    | 3. 100   | 3. 162    | V     |                 |  |
| REG source current                           | IREG        | 5. 0      | _        | _         | mA    |                 |  |
| ((COMP BLOCK))                               |             |           |          |           |       |                 |  |
| Over voltage detect                          | VCOMPH      | 2. 20     | 2. 5     | 2. 80     | V     |                 |  |
| Under voltage detect                         | VCOMPL      | 0. 590    | 0. 640   | 0. 690    | ٧     |                 |  |
| ((PROTECT CLOCK))                            |             |           |          |           |       |                 |  |
| Normal output voltage Protect output voltage | VPH         | 2. 9      | 3. 1     | 3. 3      | ٧     |                 |  |
|                                              |             |           |          |           | ٧     |                 |  |

(This product is not designed for normal operation with in a radio active environment.)



## OPackage Dimensions



# **OBlock Diagram**



# OPin Description

| Pin No. | Pin Name                                                                      | Function                                                                |
|---------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 1 1     | DUTY                                                                          | Control PWM mode and BURST mode                                         |
|         | זוטע                                                                          |                                                                         |
| 2 BRT   | External resistor from BRT to GND for adjusting the BURST triangle oscillator |                                                                         |
|         |                                                                               |                                                                         |
| 3       | BCT                                                                           | External capacitor from BCT to GND for adjusting                        |
|         |                                                                               | the BURST triangle oscillator                                           |
| 4       | RDIS                                                                          | External resistor from RDIS to GND for adjusting                        |
|         |                                                                               | the triangle oscillator  External resistor from SRT to RT for adjusting |
| 5       | 5 RT                                                                          |                                                                         |
| -       |                                                                               | the triangle oscillator                                                 |
| 6 SRT   | SRT                                                                           | External resistor from SRT to RT for adjusting                          |
| -       |                                                                               | the triangle oscillator                                                 |
| 7 CT    |                                                                               | External capacitor from CT to GND for adjusting                         |
| 8       | GND                                                                           | the triangle oscillator GROUND                                          |
| 9       | FB1                                                                           |                                                                         |
|         |                                                                               | Error amplifier output①                                                 |
| 10      | IS1                                                                           | Error amplifier input①                                                  |
| 11      | VS1                                                                           | Error amplifier input②                                                  |
| 12      | FB2                                                                           | Error amplifier output②                                                 |
| 13      | 182                                                                           | Error amplifier input③                                                  |
| 14      | VS2                                                                           | Error amplifier input④                                                  |
| 15      | FAIL                                                                          | Protect clock output                                                    |
| 16      | STB                                                                           | Stand-by switch                                                         |
| 17      | COMP1                                                                         | Under, over voltage detect for 1ch                                      |
| 18      | COMP2                                                                         | Under, over voltage detect for 1ch                                      |
| 19      | REG                                                                           | Internal regulator output                                               |
| 20 SS   | 000                                                                           | External capacitor from SS to GND for Soft Start                        |
|         | JJ                                                                            | Control                                                                 |
| 21 SCP1 | SCP1                                                                          | External capacitor from SCP1 to GND for Timer                           |
|         | 301 1                                                                         | Latch for 1ch                                                           |
| 22      | SCP2                                                                          | External capacitor from SCP2 to GND for Timer                           |
| 22 50   | SUFZ                                                                          | Latch for 2ch                                                           |
| 23      | P2                                                                            | FET driver for 2ch                                                      |
| 24      | N2                                                                            | FET driver for 2ch                                                      |
| 25      | PGND                                                                          | Ground for FET drivers                                                  |
| 26      | N1                                                                            | FET driver for 1ch                                                      |
| 27      | P1                                                                            | FET driver for 1ch                                                      |
| 28      | Vcc                                                                           | Supply voltage input                                                    |
|         | 1                                                                             |                                                                         |



#### **ONOTE FOR USE**

- 1. When designing the external circuit, including adequate margins for variation between external devices and the IC. Use adequate margins for steady state and transient characteristics.
- 2. Recommended Operating Range

The circuit functionality is guaranteed within of ambient temperature operation range as long as it is within recommended operating range. The standard electrical characteristic values cannot be guaranteed at other voltages in the operating ranges, however, the variation will be small.

3. Mounting Failures

Mounting failures, such as misdirection or miscounts, may harm the device.

4. Electromagnetic Fields

A strong electromagnetic field may cause the IC to malfunction.

- 5. The GND pin should be the location within  $\pm 0.3V$  compared with the PGND pin
- 6. BD9766FV has the short circuit protection with Thermal Shut Down System. When STB or Vcc pin re-supplied, They enables to cancel the latch. If It rise the temperature of the chip more than 170°C (TYP), It make the external FET OFF
- 7. Absolute maximum ratings are those values that, if exceeded, may cause the life of a device to become significantly shortened.
  Moreover, the exact failure mode caused by short or open is not defined. Physical countermeasures, such as a fuse, need to be considered when using a device beyond its maximum ratings.
- 8. About the external FET, the parasitic Capacitor may cause the gate voltage to change, when the drain voltage is switching.

  Make sure to leave adequate margin for this IC variation.
- 9. On operating Slow Start Control (SS is less than 2.2V), It does not operate Timer Latch.
- 1 O. By STB voltage, BD9886FV is changed to 2 states. Therefore, do not input STB pin voltage between one state and the other state  $(0.8 \sim 2.0 \text{V})$ .
- 1 1. The pin connected a connector need to connect to the resistor for electrical surge destruction.
- 1 2. This IC is a monolithic IC which (as shown is Fig-1)has P\* substrate and between the various pins. A P-N junction is formed from this P layer of each pin. For example, the relation between each potential is as follows,
  - O (When GND > PinB and GND > PinA, the P-N junction operates as a parasitic diode.)
  - O(When PinB > GND > PinA, the P-N junction operates as a parasitic transistor.)

Parasitic diodes can occur inevitably in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits as well as operation faults and physical damage. Accordingly you must not use methods by which parasitic diodes operate, such as applying a voltage that is lower than the GND (P substrate) voltage to an input pin.



図-1 Simplified structure of a Bipolar IC

#### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations.

More detail product informations and catalogs are available, please contact us.

# **ROHM Customer Support System**

http://www.rohm.com/contact/